工作內容
We are seeking a highly skilled DFT/DFM Engineer to join our automotive ADAS SoC chip design team.
The successful candidate will be responsible for DFT and DFM methodologies, design, and implementation for our advanced automotive system-on-chip (SoC) designs.
The candidate will also collaborate with the design and layout teams to integrate DFT/DFM requirements.
• SoC testing architecture design
• Support project NPI(new product introduction) to MP(mass production) (test program development, coverage enhancement, yield improvement, cost reduction)
• Cowork w/ IP, test engineer, process team, board design to fulfill CP/FT/SLT test requirement.
工作說明
-
工作縣市:新竹縣市
- 上班地點:新竹市
-
工作待遇:面議
-
上班時段:日班,
-
需求人數:1
條件要求
-
工作經歷:
3年以上
-
學歷要求:碩士
-
科系要求:
無填寫
-
專長需求:
-
擅長工具:
- 具備駕照:
-
其他條件:
Required Industry Experience:
• Minimum of 3+ years of proven experience in DFT/DFM, particularly in automotive ADAS SoC chip design .
• Familiarity with automotive-specific quality and reliability standards, such as function safety ISO26262 and AEC-Q100.
• Experience in (automotive) semiconductor manufacturing process, reliability, and yield improvement.
Key Technology Skills:
• Strong knowledge of SCAN, MBIST, BIST...DFT design structure and test coverage enhancement.
• Strong knowledge of manufacture(DFM) yield improvement, test time reduction, test cost reduction.
• Knowledge of SoC design tools and methodologies, including synthesis, static timing analysis, and formal verification.
• Skilled in RTL coding and scripting languages, such as TCL/Perl/Python.
Nice to have:
• Strong knowledge of automated testing equipment (ATE) and test program development.
• Expertise in EDA tools for DFT analysis, such as Mentor Graphics Tessent or Synopsys DFTMAX, Tessent MBIST, automotive LBIST.
• Expertise in ATPG pattern generation and coverage analysis, specifically for automotive SoC chip design.
• Experience in high performance and low power design methodologies.